# **Computer Organization Assignment 3**

## **Gökçe Nur Erer 171044079**

# R-Type Single Cycle MIPS with Structural Verilog

Except the modules below all the other modules are ALU's testbenchs and modules. So they are not included in this report.

PS: The .mem file I included in my project does not include the end result, it includes the register contents before the program simulation/execution.

### control\_unit.v

Control unit gets the function code of the instruction given by input and uses the combinational circuit given in the schematics to create the ALU Select signal.

## mips\_registers.v

Inputs: First register to read's address

Second register to read's address

Register to write's address

Data to write to the register to write

RegWrite signal

Clock

This module reads the file at posedge of the clock and gets the values to the read registers values. Then at the negedge of the clock if the RegWrite signal is 1 and the writing register's address is not 0, it writes the given writing data to the register which has the address of the register to write's address.

#### mips32.v

Inputs: instruction and clock

This module implements the schematic given below for the whole circuit design for R-type single cycle MIPS.

Uses control unit, muxes, register block, concat\_shamt, alu block, sltuResult modules.

First it gets the ALU Select from control unit.

Then it chooses if it will get rs address or rt address as the first register to be read.

Once the first register is decided, that register and rt address is entered in to the register block. Their contents are outputted to the ALU but after register block runs depending on if the instruction is a shift or not, second register content and extended shift amount is entered in to a mux to be chosen.

ALU inputs are decided they are entered in to the ALU block. Then the output is entered in to a mux to decide if the output will the sltu result or the alu result. Depending on the value that mux's output is entered into the write data portion of the register block.

#### concat shamt.v

This module concatenate 27 0's with the shift amount in the instruction which will be the least significant 5 bits in the newly created extended shift amount.

#### sltuResult.v

This module concatenates the given result's most significant bit with 31 0's which will be the most significant 31 bits in the newly created extended sltu result.

### mux\_2\_1\_for\_5\_bit.v

This module is the representation of a 2:1 mux for 5 bits.

## **Simulation Results and Output Results**

```
VSIM 5> step -current
# Contents are relative to the register numbers ex:0000...01 value is for register1
Check registers.mem file for results..
# ADD rs=1 rt=2 rd=3
# rs address=00001
# rt address=00010
# rd address=00011
 Shift Amount=00000
 Function Code=100000
 # ADDU rs=4 rt=5 rd=6
# rs address=00100
 rt address=00101
# rd address=00110
# Shift Amount=00000
# AND rs=7 rt=8 rd=9
 rs address=00111
 rt address=01000
 rd address=01001
 Shift Amount=00000
# Function Code=100100
 # OR rs=13 rt=14 rd=15
# rs address=01101
# rt address=01110
# rd address=01111
 Shift Amount=00000
 Function Code=100101
 Written Data in Write Register =0000000000000000000000000001111
# SLTU rs=16 rt=17 rd=18
# rs address=10000
f rt address=10001
# rd address=10010
 Shift Amount=00000
# Function Code=101011
 # SLL rs=19 rt=20 rd=21 rt content is shiftted, shift amount is 2
# rs address=10011
# rt address=10100
 rd address=10101
 Shift Amount=00010
 Function Code=000000
 SRL rs=22 rt=23 rd=24 rt content is shiftted, shift amount is 5
# rs address=10110
 rt address=10111
# rd address=11000
 Shift Amount=00101
 Function Code=000010
```



## **Schematics for the Circuits**



